A 12 bit 76MS/s SAR ADC with a Capacitor Merged Technique in 0.18µm CMOS Technology
(ندگان)پدیدآور
Mahdavi, S.نوع مدرک
TextOriginal Research Paper
زبان مدرک
Englishچکیده
A new high-resolution and high-speed fully differential Successive Approximation Register (SAR) Analog to Digital Converter (ADC) based on Capacitor Merged Technique is presented in this paper. The main purposes of the proposed idea are to achieve high-resolution and high-speed SAR ADC simultaneously as well. It is noteworthy that, exerting the suggested method the total capacitance and the ratio of the MSB and LSB capacitor are decreased, as a result, the speed and accuracy of the ADC are increased reliably. Therefore, applying the proposed idea, it is reliable that to attain a 12-bit resolution ADC at 76MS/s sampling rate. Furthermore, the power consumption of the proposed ADC is 694µW with the power supply of 1.8 volts correspondingly. The proposed post-layout SAR ADC structure is simulated in all process corner condition and different temperatures of -50℃ to +50℃, and performed using the HSPICE BSIM3 model of a 0.18µm CMOS technology.
کلید واژگان
ADCComparator
DAC
High-Resolution
High-speed
Power consumption
Monte-Carlo
شماره نشریه
2تاریخ نشر
2017-10-011396-07-09
ناشر
Shahid Rajaee Teacher Training Universityسازمان پدید آورنده
Department of Microelectronics Engineering, Urmia Graduate Institute, Urmia, Iranشاپا
2322-39522345-3044




