| dc.contributor.author | Mehdipour, Farhad | en_US |
| dc.contributor.author | Noori, Hamid | en_US |
| dc.contributor.author | Saheb Zamani, Morteza | en_US |
| dc.contributor.author | Honda, Hiroaki | en_US |
| dc.contributor.author | Inoue, Koji | en_US |
| dc.contributor.author | Murakami, Kazuaki | en_US |
| dc.date.accessioned | 1399-07-08T19:03:17Z | fa_IR |
| dc.date.accessioned | 2020-09-29T19:03:17Z | |
| dc.date.available | 1399-07-08T19:03:17Z | fa_IR |
| dc.date.available | 2020-09-29T19:03:17Z | |
| dc.date.issued | 2010-01-01 | en_US |
| dc.date.issued | 1388-10-11 | fa_IR |
| dc.date.submitted | 2008-12-05 | en_US |
| dc.date.submitted | 1387-09-15 | fa_IR |
| dc.identifier.citation | Mehdipour, Farhad, Noori, Hamid, Saheb Zamani, Morteza, Honda, Hiroaki, Inoue, Koji, Murakami, Kazuaki. (2010). An Integrated Temporal Partitioning and Mapping Framework for Improving Performance of a Reconfigurable Instruction Set Processor. Journal of Computer & Robotics, 3(1), 1-11. | en_US |
| dc.identifier.issn | 2345-6582 | |
| dc.identifier.issn | 2538-3035 | |
| dc.identifier.uri | http://www.qjcr.ir/article_611.html | |
| dc.identifier.uri | https://iranjournals.nlai.ir/handle/123456789/58044 | |
| dc.description.abstract | <p>Reconfigurable instruction set processors allow customization for an application domain by extending the core instruction set architecture. Extracting appropriate custom instructions is an important phase for implementing an application on a reconfigurable instruction set processor. A custom instruction (CI) is usually extracted from critical portions of applications and implemented on a reconfigurable functional unit. In this paper, our proposed RFU architecture for a reconfigurable instruction set processor is introduced. As the main contribution of this work, an integrated framework of temporal partitioning and mapping is introduced that partitions and maps CIs on the RFU. Temporal partitioning iterates and modifies partitions incrementally to generate CIs. The proposed framework improves the timing performance particularly for the applications comprising a considerable amount of CIs that could not be implemented on the RFU due to architectural limitations. Furthermore, exploiting similarity detection and merging as two complementary techniques for the integrated framework brings about reduction in the configuration memory size.</p> | en_US |
| dc.format.extent | 494 | |
| dc.format.mimetype | application/pdf | |
| dc.language | English | |
| dc.language.iso | en_US | |
| dc.publisher | Qazvin Islamic Azad University | en_US |
| dc.relation.ispartof | Journal of Computer & Robotics | en_US |
| dc.subject | Reconfigurable instruction set processor | en_US |
| dc.subject | Custom instruction | en_US |
| dc.subject | Reconfigurable functional unit | en_US |
| dc.subject | Temporal partitioning | en_US |
| dc.title | An Integrated Temporal Partitioning and Mapping Framework for Improving Performance of a Reconfigurable Instruction Set Processor | en_US |
| dc.type | Text | en_US |
| dc.contributor.department | Faculty of Information Science and Electrical Engineering, Department of Informatics, Kyushu University, Fukuoka, Japan | en_US |
| dc.contributor.department | School of Electrical and Computer Engineering, University of Tehran, Tehran, Iran | en_US |
| dc.contributor.department | Department of Computer Engineering and IT, Amirkabir University of Technology (Tehran Polytechnic), Tehran, Iran | en_US |
| dc.contributor.department | Institute of Systems, Information Technologies and Nanotechnologies, Fukuoka, Japan | en_US |
| dc.contributor.department | Faculty of Information Science and Electrical Engineering, Department of Informatics, Kyushu University, Fukuoka, Japan | en_US |
| dc.contributor.department | Faculty of Information Science and Electrical Engineering, Department of Informatics, Kyushu University, Fukuoka, Japan | en_US |
| dc.citation.volume | 3 | |
| dc.citation.issue | 1 | |
| dc.citation.spage | 1 | |
| dc.citation.epage | 11 | |