نمایش مختصر رکورد

dc.contributor.authorMehdipour, Farhaden_US
dc.contributor.authorNoori, Hamiden_US
dc.contributor.authorSaheb Zamani, Mortezaen_US
dc.contributor.authorHonda, Hiroakien_US
dc.contributor.authorInoue, Kojien_US
dc.contributor.authorMurakami, Kazuakien_US
dc.date.accessioned1399-07-08T19:03:17Zfa_IR
dc.date.accessioned2020-09-29T19:03:17Z
dc.date.available1399-07-08T19:03:17Zfa_IR
dc.date.available2020-09-29T19:03:17Z
dc.date.issued2010-01-01en_US
dc.date.issued1388-10-11fa_IR
dc.date.submitted2008-12-05en_US
dc.date.submitted1387-09-15fa_IR
dc.identifier.citationMehdipour, Farhad, Noori, Hamid, Saheb Zamani, Morteza, Honda, Hiroaki, Inoue, Koji, Murakami, Kazuaki. (2010). An Integrated Temporal Partitioning and Mapping Framework for Improving Performance of a Reconfigurable Instruction Set Processor. Journal of Computer & Robotics, 3(1), 1-11.en_US
dc.identifier.issn2345-6582
dc.identifier.issn2538-3035
dc.identifier.urihttp://www.qjcr.ir/article_611.html
dc.identifier.urihttps://iranjournals.nlai.ir/handle/123456789/58044
dc.description.abstract<p>Reconfigurable instruction set processors allow customization for an application domain by extending the core instruction set architecture. Extracting appropriate custom instructions is an important phase for implementing an application on a reconfigurable instruction set processor. A custom instruction (CI) is usually extracted from critical portions of applications and implemented on a reconfigurable functional unit. In this paper, our proposed RFU architecture for a reconfigurable instruction set processor is introduced. As the main contribution of this work, an integrated framework of temporal partitioning and mapping is introduced that partitions and maps CIs on the RFU. Temporal partitioning iterates and modifies partitions incrementally to generate CIs. The proposed framework improves the timing performance particularly for the applications comprising a considerable amount of CIs that could not be implemented on the RFU due to architectural limitations. Furthermore, exploiting similarity detection and merging as two complementary techniques for the integrated framework brings about reduction in the configuration memory size.</p>en_US
dc.format.extent494
dc.format.mimetypeapplication/pdf
dc.languageEnglish
dc.language.isoen_US
dc.publisherQazvin Islamic Azad Universityen_US
dc.relation.ispartofJournal of Computer & Roboticsen_US
dc.subjectReconfigurable instruction set processoren_US
dc.subjectCustom instructionen_US
dc.subjectReconfigurable functional uniten_US
dc.subjectTemporal partitioningen_US
dc.titleAn Integrated Temporal Partitioning and Mapping Framework for Improving Performance of a Reconfigurable Instruction Set Processoren_US
dc.typeTexten_US
dc.contributor.departmentFaculty of Information Science and Electrical Engineering, Department of Informatics, Kyushu University, Fukuoka, Japanen_US
dc.contributor.departmentSchool of Electrical and Computer Engineering, University of Tehran, Tehran, Iranen_US
dc.contributor.departmentDepartment of Computer Engineering and IT, Amirkabir University of Technology (Tehran Polytechnic), Tehran, Iranen_US
dc.contributor.departmentInstitute of Systems, Information Technologies and Nanotechnologies, Fukuoka, Japanen_US
dc.contributor.departmentFaculty of Information Science and Electrical Engineering, Department of Informatics, Kyushu University, Fukuoka, Japanen_US
dc.contributor.departmentFaculty of Information Science and Electrical Engineering, Department of Informatics, Kyushu University, Fukuoka, Japanen_US
dc.citation.volume3
dc.citation.issue1
dc.citation.spage1
dc.citation.epage11


فایل‌های این مورد

Thumbnail

این مورد در مجموعه‌های زیر وجود دارد:

نمایش مختصر رکورد