An Integrated Temporal Partitioning and Mapping Framework for Improving Performance of a Reconfigurable Instruction Set Processor
(ندگان)پدیدآور
Mehdipour, FarhadNoori, HamidSaheb Zamani, MortezaHonda, HiroakiInoue, KojiMurakami, Kazuakiنوع مدرک
Textزبان مدرک
Englishچکیده
Reconfigurable instruction set processors allow customization for an application domain by extending the core instruction set architecture. Extracting appropriate custom instructions is an important phase for implementing an application on a reconfigurable instruction set processor. A custom instruction (CI) is usually extracted from critical portions of applications and implemented on a reconfigurable functional unit. In this paper, our proposed RFU architecture for a reconfigurable instruction set processor is introduced. As the main contribution of this work, an integrated framework of temporal partitioning and mapping is introduced that partitions and maps CIs on the RFU. Temporal partitioning iterates and modifies partitions incrementally to generate CIs. The proposed framework improves the timing performance particularly for the applications comprising a considerable amount of CIs that could not be implemented on the RFU due to architectural limitations. Furthermore, exploiting similarity detection and merging as two complementary techniques for the integrated framework brings about reduction in the configuration memory size.
کلید واژگان
Reconfigurable instruction set processorCustom instruction
Reconfigurable functional unit
Temporal partitioning
شماره نشریه
1تاریخ نشر
2010-01-011388-10-11
ناشر
Qazvin Islamic Azad Universityسازمان پدید آورنده
Faculty of Information Science and Electrical Engineering, Department of Informatics, Kyushu University, Fukuoka, JapanSchool of Electrical and Computer Engineering, University of Tehran, Tehran, Iran
Department of Computer Engineering and IT, Amirkabir University of Technology (Tehran Polytechnic), Tehran, Iran
Institute of Systems, Information Technologies and Nanotechnologies, Fukuoka, Japan
Faculty of Information Science and Electrical Engineering, Department of Informatics, Kyushu University, Fukuoka, Japan
Faculty of Information Science and Electrical Engineering, Department of Informatics, Kyushu University, Fukuoka, Japan
شاپا
2345-65822538-3035




