Secure and Low-Area Implementation of the AES Using FPGA
(ندگان)پدیدآورHajisoltani, MuhamadaliSalarifard, RaziyehSoleimany, Hadi
اندازه فایل:1.101 مگابایت
نوع فايل (MIME):PDF
Masking techniques are used to protect the hardware implementation of cryptographic algorithms against side-channel attacks. Reconfigurable hardware, such as FPGA, is an ideal target for the secure implementation of cryptographic algorithms. Due to the restricted resources available to the reconfigurable hardware, efficient secure implementation is crucial in an FPGA. In this paper, a two-share threshold technique for the implementation of AES is proposed. In continuation of the work presented by Shahmirzadi et al. at CHES 2021, we employ built-in Block RAMs (BRAMs) to store component functions. Storing several component functions in a single BRAM may jeopardize the security of the implementation. In this paper, we describe a sophisticated method for storing two separate component functions on a single BRAM to reduce area complexity while retaining security. Out design is well suited for FPGAs, which support both encryption and decryption. Our synthesis results demonstrate that the number of BRAMs used is reduced by 50% without affecting the time or area complexities.
کلید واژگانSide-channel attacks
ناشرIranian Society of Cryptology
سازمان پدید آورندهCyberspace Research Institue, Shahid Beheshti University, Tehran, Iran.
Faculty of Computer Science and Engineering, Shahid Beheshti University, Tehran, Iran.
Cyberspace Research Institue, Shahid Beheshti University, Tehran, Iran.