نمایش مختصر رکورد

dc.contributor.authorRamezanzad, Alien_US
dc.contributor.authorReshadi, Midiaen_US
dc.date.accessioned1399-07-08T17:27:05Zfa_IR
dc.date.accessioned2020-09-29T17:27:05Z
dc.date.available1399-07-08T17:27:05Zfa_IR
dc.date.available2020-09-29T17:27:05Z
dc.date.issued2018-05-01en_US
dc.date.issued1397-02-11fa_IR
dc.date.submitted2017-04-27en_US
dc.date.submitted1396-02-07fa_IR
dc.identifier.citationRamezanzad, Ali, Reshadi, Midia. (2018). Cost-aware Topology Customization of Mesh-based Networks-on-Chip. Journal of Advances in Computer Engineering and Technology, 4(2), 61-68.en_US
dc.identifier.issn2423-4192
dc.identifier.issn2423-4206
dc.identifier.urihttp://jacet.srbiau.ac.ir/article_12442.html
dc.identifier.urihttps://iranjournals.nlai.ir/handle/123456789/21305
dc.description.abstractNowadays, the growing demand for supporting multiple applications causes to use multiple IPs onto the chip. In fact, finding truly scalable communication architecture will be a critical concern. To this end, the Networks-on-Chip (NoC) paradigm has emerged as a promising solution to on-chip communication challenges within the silicon-based electronics. Many of today's NoC architectures are based on grid-like topologies which are also used in application-specific design.The small world network idea recently has been introduced in order to optimize the performance of the Networks-on-chip. Based on this method the architecture will be neither fully customized nor completely regular. Results have shown that by using the long-range links which optimized the network power and performance, the area consumption will exceed. We can derive from this that an acceptable bound on the area consumption should be considered. Based on the restriction of a designer, in this paper we want to present a methodology that will automatically optimize an architecture while at the same time considering the area consumption.en_US
dc.format.extent1083
dc.format.mimetypeapplication/pdf
dc.languageEnglish
dc.language.isoen_US
dc.publisherScience and Research Branch,Islamic Azad Universityen_US
dc.relation.ispartofJournal of Advances in Computer Engineering and Technologyen_US
dc.subjectNetworks-on-chipen_US
dc.subjectlong-range link insertionen_US
dc.subjectpower and area consumptionen_US
dc.subjectaverage latencyen_US
dc.subjectComputer Architecture and Digital Systemsen_US
dc.titleCost-aware Topology Customization of Mesh-based Networks-on-Chipen_US
dc.typeTexten_US
dc.typeOriginal Research Paperen_US
dc.contributor.departmentDepartment of Computer Engineering Science and Research Branch, Islamic Azad University Tehran, Iranen_US
dc.contributor.departmentDepartment of Computer Engineering Science and Research Branch, Islamic Azad University Tehran, Iranen_US
dc.citation.volume4
dc.citation.issue2
dc.citation.spage61
dc.citation.epage68


فایل‌های این مورد

Thumbnail

این مورد در مجموعه‌های زیر وجود دارد:

نمایش مختصر رکورد