نمایش مختصر رکورد

dc.contributor.authorRajaei, R.en_US
dc.contributor.authorTabandeh, M.en_US
dc.contributor.authorFazeli, M.en_US
dc.date.accessioned1399-07-08T21:51:47Zfa_IR
dc.date.accessioned2020-09-29T21:51:47Z
dc.date.available1399-07-08T21:51:47Zfa_IR
dc.date.available2020-09-29T21:51:47Z
dc.date.issued2015-12-01en_US
dc.date.issued1394-09-10fa_IR
dc.date.submitted2016-01-03en_US
dc.date.submitted1394-10-13fa_IR
dc.identifier.citationRajaei, R., Tabandeh, M., Fazeli, M.. (2015). Low cost circuit-level soft error mitigation techniques for combinational logic. Scientia Iranica, 22(6), 2401-2414.en_US
dc.identifier.issn1026-3098
dc.identifier.issn2345-3605
dc.identifier.urihttp://scientiairanica.sharif.edu/article_3791.html
dc.identifier.urihttps://iranjournals.nlai.ir/handle/123456789/119689
dc.description.abstractFollowing technology scaling trend, CMOS circuits are facing more reliability challenges such as soft errors caused by radiation. Soft error protection imposes some design overheads in power consumption, area, and performance. In this article, we propose a low cost and highly e ective circuit to lter out the e ect of particle strikes in combinational logic. This circuit will result in decreasing Soft Error Propagation Probability (SEPP) in combinational logic. In addition, we propose a novel transistor sizing technique that reduces cost-e ciently Soft Error Occurrence Rate (SEOR) in the combinational logic. This technique generally results in lower design overhead as compared with previous similar techniques. In the simulations run on di erent ISCAS'89 circuit benchmarks, combining the proposed techniques, we achieved up to 70% SER reduction in the overall soft error rate of the circuits for a certain allowed overhead budget.en_US
dc.format.extent4694
dc.format.mimetypeapplication/pdf
dc.languageEnglish
dc.language.isoen_US
dc.publisherSharif University of Technologyen_US
dc.relation.ispartofScientia Iranicaen_US
dc.subjectSoft Error (SE)en_US
dc.subjectSingle Event Transient (SET)en_US
dc.subjectMultiple Event Transient (MET)en_US
dc.subjectSingle Event Upset (SEU)en_US
dc.subjectSingle Event Multiple Upset (SEMU)en_US
dc.subjectSingle Event Multiple Transient (SEMT)en_US
dc.titleLow cost circuit-level soft error mitigation techniques for combinational logicen_US
dc.typeTexten_US
dc.contributor.departmentDepartment of Electrical Engineering, Sharif University of Technology, Tehran, Iranen_US
dc.contributor.departmentDepartment of Electrical Engineering, Sharif University of Technology, Tehran, Iran.en_US
dc.contributor.departmentDepartment of Computer Engineering, Iran University of Science and Technology, Tehran, Iranen_US
dc.citation.volume22
dc.citation.issue6
dc.citation.spage2401
dc.citation.epage2414


فایل‌های این مورد

Thumbnail

این مورد در مجموعه‌های زیر وجود دارد:

نمایش مختصر رکورد